# SONY

Diagonal 4.5mm (Type 1/4) Progressive Scan CCD Image Sensor with Square Pixel for B/W Cameras

# ICX618ALA

#### Description

The ICX618ALA is a diagonal 4.5mm (Type 1/4) interline CCD solid-state image sensor with a square pixel array which supports VGA format. Progressive scan enables all pixel signals to be output separately within approximately 1/60 second. This chip features an electronic shutter with variable charge-storage time which makes it possible to realize full-frame still images without a mechanical shutter. The sensitivity and near infrared sensitivity are improved drastically through the adoption of advanced EXview HAD CCD technology. This chip is suitable for applications such as security cameras and network cameras.

#### Features

- ◆ High sensitivity (+3.5dB compared with the ICX614ALA)
- ◆ High saturation signal (+2.0dB compared with the ICX614ALA)
- ◆ Low smear (-8.0dB compared with the ICX614ALA)
- Progressive scan enables individual readout of the image signals from all pixels.
- Square pixel
- Supports VGA format
- ♦ Horizontal drive frequency: Supports 24.54MHz
- ♦ No voltage adjustments (Reset gate and substrate bias need no adjustment.)
- High resolution, high sensitivity, low dark current
- Continuous variable-speed shutter
- Excellent anti-blooming characteristics
- ♦ Horizontal register: 3.3V drive
- ◆ 14-pin high accuracy plastic package (dual-surface reference available)

# EXview HAD CCD

\* EXview HAD CCD is a trademark of Sony Corporation. The EXview HAD CCD is a CCD that drastically improves light efficiency by including near infrared light region as a basic structure of HAD (Hole-Accumulation Diode) sensor.

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

#### Element Structure

- ◆ Interline CCD image sensor
- Image size Diagonal 4.5mm (Type 1/4)
- Number of effective pixels
  659 (H) × 494 (V) approx. 330K pixels
- ◆ Total number of pixels
  692 (H) × 504 (V) approx. 350K pixels
- ♦ Chip size
  4.46mm (H) × 3.80mm (V)
- ♦ Unit cell size
  5.6μm (H) × 5.6μm (V)
- Optical black Horizontal (H) direction: Front 2 pixels, rear 31 pixels Vertical (V) direction: Front 8 pixels, rear 2 pixels
- Number of dummy bits Horizontal: 16 Vertical: 4
- Substrate material Silicon

#### **Optical Black Position**

(Top View)



#### USE RESTRICTION NOTICE

This USE RESTRICTION NOTICE ("Notice") is for customers who are considering or currently using the CCD image sensor products ("Products") set forth in this specifications book. Sony Corporation ("Sony") may, at any time, modify this Notice which will be available to you in the latest specifications book for the Products. You should abide by the latest version of this Notice. If a Sony subsidiary or distributor has its own use restriction notice on the Products, such a use restriction notice will additionally apply between you and the subsidiary or distributor. You should consult a sales representative of the subsidiary or distributor of Sony on such a use restriction notice when you consider using the Products.

#### **Use Restrictions**

- The Products are intended for incorporation into such general electronic equipment as office products, communication products, measurement products, and home electronics products in accordance with the terms and conditions set forth in this specifications book and otherwise notified by Sony from time to time.
- ♦ You should not use the Products for critical applications which may pose a life- or injury- threatening risk or are highly likely to cause significant property damage in the event of failure of the Products. You should consult your Sony sales representative beforehand when you consider using the Products for such critical applications. In addition, you should not use the Products in weapon or military equipment.
- Sony disclaims and does not assume any liability and damages arising out of misuse, improper use, modification, use of the Products for the above-mentioned critical applications, weapon and military equipment, or any deviation from the requirements set forth in this specifications book.

#### **Design for Safety**

♦ Sony is making continuous efforts to further improve the quality and reliability of the Products; however, failure of a certain percentage of the Products is inevitable. Therefore, you should take sufficient care to ensure the safe design of your products such as component redundancy, anti-conflagration features, and features to prevent mis-operation in order to avoid accidents resulting in injury or death, fire or other social damage as a result of such failure.

#### **Export Control**

♦ If the Products are controlled items under the export control laws or regulations of various countries, approval may be required for the export of the Products under the said laws or regulations. You should be responsible for compliance with the said laws or regulations.

#### No License Implied

◆ The technical information shown in this specifications book is for your reference purposes only. The availability of this specifications book shall not be construed as giving any indication that Sony and its licensors will license any intellectual property rights in such information by any implication or otherwise. Sony will not assume responsibility for any problems in connection with your use of such information or for any infringement of third-party rights due to the same. It is therefore your sole legal and financial responsibility to resolve any such problems and infringement.

#### **Governing Law**

This Notice shall be governed by and construed in accordance with the laws of Japan, without reference to principles of conflict of laws or choice of laws. All controversies and disputes arising out of or relating to this Notice shall be submitted to the exclusive jurisdiction of the Tokyo District Court in Japan as the court of first instance.

#### **Other Applicable Terms and Conditions**

The terms and conditions in the Sony additional specifications, which will be made available to you when you order the Products, shall also be applicable to your use of the Products as well as to this specifications book. You should review those terms and conditions when you consider purchasing and/or using the Products.

# Block Diagram and Pin Configuration

#### (Top View)



#### **Pin Description**

| Pin No. | Symbol | Description                        |
|---------|--------|------------------------------------|
| 1       | Vф2в   | Vertical register transfer clock   |
| 2       | Vφ2Α   | Vertical register transfer clock   |
| 3       | Vфза   | Vertical register transfer clock   |
| 4       | Vфзв   | Vertical register transfer clock   |
| 5       | Vφ1    | Vertical register transfer clock   |
| 6       | Vφ4    | Vertical register transfer clock   |
| 7       | VL     | Protective transistor bias         |
| 8       | Vout   | Signal output                      |
| 9       | Vdd    | Supply voltage                     |
| 10      | GND    | GND                                |
| 11      | φSUB   | Substrate clock                    |
| 12      | φRG    | Reset gate clock                   |
| 13      | Hφ1    | Horizontal register transfer clock |
| 14      | Нф2    | Horizontal register transfer clock |

#### **Absolute Maximum Ratings**

|                             | Item                                                   | Ratings     | Unit | Remarks |
|-----------------------------|--------------------------------------------------------|-------------|------|---------|
|                             | VDD, VOUT, $\phi RG - \phi SUB$                        | -40 to +13  | V    |         |
| Against +SLIP               | Vφ2Α, Vφ2Β, Vφ3Α, Vφ3Β – φSUB                          | –50 to +15  | V    |         |
| Against                     | $V\phi_1, V\phi_4 - \phi_SUB$                          | -50 to +0.3 | V    |         |
|                             | Hφ1, Hφ2, GND – φSUB                                   | -40 to +0.3 | V    |         |
|                             | VDD, VOUT, $\phi RG - GND$                             | –0.3 to +18 | V    |         |
| Against GND                 | Vφ1, Vφ2A, Vφ2B, Vφ3A, Vφ3B, Vφ4 – GND                 | -10 to +18  | V    |         |
|                             | Ηφ1, Ηφ2 – GND                                         | -10 to +5   | V    |         |
| A gainat \/                 | Vφ2A, Vφ2B, Vφ3A, Vφ3B – VL                            | -0.3 to +28 | V    |         |
| Against V∟                  | Vφ1, Vφ4, Hφ1, Hφ2 – VL                                | –0.3 to +15 | V    |         |
|                             | Potential difference between vertical clock input pins | to +15      | V    | *1      |
| Between input<br>clock pins | Ηφ1 – Ηφ2                                              | -5 to +5    | V    |         |
|                             | Ηφ1, Ηφ2 – Vφ3                                         | -13 to +13  | V    |         |
| Storage temper              | ature                                                  | -30 to +80  | °C   |         |
| Operating temp              | erature                                                | -10 to +60  | °C   |         |

<sup>\*1</sup> +24V (Max.) is guaranteed when clock width <  $10\mu$ s, clock duty factor < 0.1%.

#### **Bias Conditions**

| Item                       | Symbol | Min.  | Тур. | Max.  | Unit | Remarks |
|----------------------------|--------|-------|------|-------|------|---------|
| Supply voltage             | Vdd    | 14.55 | 15.0 | 15.45 | V    |         |
| Protective transistor bias | VL     |       | *1   |       |      |         |
| Substrate clock            | φSUB   |       | *2   |       |      |         |
| Reset gate clock           | φRG    |       | *2   |       |      |         |

\*1 VL setting is the VvL voltage of the vertical clock waveform, or the same voltage as the VL power supply for the V driver should be used.

<sup>\*2</sup> Do not apply a DC bias to the substrate clock and reset gate clock pins, because a DC bias is generated internally.

# **DC** Characteristics

| Item           | Symbol | Min. | Тур. | Max. | Unit | Remarks |
|----------------|--------|------|------|------|------|---------|
| Supply current | Idd    |      | 6.0  |      | mA   |         |

# **Clock Voltage Conditions**

| Item                        | Symbol                                        | Min.  | Тур. | Max.  | Unit | Waveform diagram | Remarks                      |
|-----------------------------|-----------------------------------------------|-------|------|-------|------|------------------|------------------------------|
| Readout clock voltage       | Vvt                                           | 14.55 | 15.0 | 15.45 | V    | 1                |                              |
|                             | VVH02A                                        | -0.05 | 0    | 0.05  | V    | 2                | Vvh = Vvho2a                 |
|                             | Vvh1,<br>Vvh2 (A, B),<br>Vvh3 (A, B),<br>Vvh4 | -0.2  | 0    | 0.05  | V    | 2                |                              |
| Vertical                    | VVL1,<br>VVL2 (A, B),<br>VVL3 (A, B),<br>VVL4 | -5.8  | -5.5 | -5.2  | V    | 2                | VvL = (VvL1 + VvL3 (A, B))/2 |
| transfer clock<br>voltage   | Vφ1, Vφ2 (A, B),<br>Vφ3 (A, B), Vφ4           | 5.0   | 5.5  | 5.85  | V    | 2                |                              |
|                             | VVL3 (A, B <b>)</b> ,<br>VVL4 <i>—</i> VVL    |       |      | 0.1   | V    | 2                |                              |
|                             | Vvнн                                          |       |      | 0.3   | V    | 2                | High-level coupling          |
|                             | VVHL                                          |       |      | 1.0   | V    | 2                | High-level coupling          |
|                             | Vvlh                                          |       |      | 0.5   | V    | 2                | Low-level coupling           |
|                             | VVLL                                          |       |      | 0.5   | V    | 2                | Low-level coupling           |
| Horizontal                  | Vфн                                           | 3.0   | 3.3  | 5.25  | V    | 3                |                              |
| transfer clock voltage      | VHL                                           | -0.05 | 0    | 0.05  | V    | 3                |                              |
| _                           | Vørg                                          | 3.0   | 3.3  | 5.5   | V    | 4                |                              |
| Reset gate<br>clock voltage | Vrglh – Vrgll                                 |       |      | 0.4   | V    | 4                | Low-level coupling           |
|                             | VRGL – VRGLm                                  |       |      | 0.5   | V    | 4                | Low-level coupling           |
| Substrate clock voltage     | Vфsuв                                         | 19.75 | 20.5 | 21.25 | V    | 5                |                              |

#### **Clock Equivalent Circuit Constants**

| Item                                            | Symbol              | Min. | Тур. | Max. | Unit | Remarks |
|-------------------------------------------------|---------------------|------|------|------|------|---------|
|                                                 | C∳V1                |      | 1000 |      | pF   |         |
| Capacitance between vertical transfer clock and | Cφν2Α, Cφν2Β        |      | 820  |      | pF   |         |
| GND                                             | Сфиза, Сфизв        |      | 390  |      | pF   |         |
|                                                 | C∳V4                |      | 1500 |      | pF   |         |
|                                                 | Сфv12а, Сфv12в      |      | 56   |      | pF   |         |
|                                                 | Cφν13Α, Cφν13Β      |      | 2    |      | pF   |         |
|                                                 | Сф∨14               |      | 180  |      | pF   |         |
| Capacitance between vertical transfer clocks    | Сфv2аза,<br>Сфv2взв |      | 220  |      | pF   |         |
|                                                 | Сфv2а4, Сфv2в4      |      | 270  |      | pF   |         |
|                                                 | Сфvза4, Сфvзв4      |      | 180  |      | pF   |         |
| Capacitance between horizontal transfer clock   | Сфн1                |      | 15   |      | pF   |         |
| and GND                                         | Сфн2                |      | 15   |      | pF   |         |
| Capacitance between horizontal transfer clocks  | Сфнн                |      | 47   |      | pF   |         |
| Capacitance between reset gate clock and GND    | Cộrg                |      | 5    |      | pF   |         |
| Capacitance between substrate clock and GND     | Сфѕив               |      | 270  |      | pF   |         |
|                                                 | R1                  |      | 47   |      | Ω    |         |
| Vertical transfer clock series resistor         | R2A, R2B            |      | 91   |      | Ω    |         |
|                                                 | Rза, Rзв            |      | 68   |      | Ω    |         |
|                                                 | R4                  |      | 24   |      | Ω    |         |
| Vertical transfer clock ground resistor         | Rgnd                |      | 47   |      | Ω    |         |
| Horizontal transfer clock series resistor       | Rфн1, Rфн2          |      | 15   |      | Ω    |         |
| Reset gate clock series resistor                | Rørg                |      | 56   |      | Ω    |         |



Ŵ

Нф1 ↔

**К**фн Сфнн **К**фн

−İ⊢

-Wv-

-0 Hø2



Vertical transfer clock equivalent circuit

Reset gate clock equivalent circuit

#### **Drive Clock Waveform Conditions**

#### 1. Readout clock waveform



#### 2. Vertical transfer clock waveform



#### 3. Horizontal transfer clock waveform



Cross-point voltage for the H $\phi_1$  rising side of the horizontal transfer clocks H $\phi_1$  and H $\phi_2$  waveforms is Vcr. The overlap period for twh and twl of horizontal transfer clocks H $\phi_1$  and H $\phi_2$  is "two".

#### 4. Reset gate clock waveform



VRGLH is the maximum value and VRGLL is the minimum value of the coupling waveform during the period from Point A in the above diagram until the rising edge of RG.

In addition,  $\mathsf{V}\mathsf{R}\mathsf{G}\mathsf{L}$  is the average value of  $\mathsf{V}\mathsf{R}\mathsf{G}\mathsf{L}\mathsf{H}$  and  $\mathsf{V}\mathsf{R}\mathsf{G}\mathsf{L}\mathsf{L}.$ 

VRGL = (VRGLH + VRGLL)/2

Assuming  $V_{\mathsf{RGH}}$  is the minimum value during the interval twh, then:

Vørg = Vrgh – Vrgl

Negative overshoot level during the falling edge of RG is VRGLm.

#### 5. Substrate clock waveform



## **Clock Switching Characteristics**

| 1+/                                   | Item Symbol                       |                                       |      | twh  |      |      | twl  |      |      | tr    |      |      | tf   |      |      | Remarks                    |
|---------------------------------------|-----------------------------------|---------------------------------------|------|------|------|------|------|------|------|-------|------|------|------|------|------|----------------------------|
| i i i i i i i i i i i i i i i i i i i |                                   | Symbol                                | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур.  | Max. | Min. | Тур. | Max. | Unit | Remarks                    |
| Readout cl                            | ock                               | Vτ                                    | 1.8  | 2.0  |      |      |      |      |      | 0.5   |      |      | 0.5  |      | μS   | During<br>readout          |
| Vertical tra                          | nsfer clock                       | V¢1,<br>V¢2(A,B),<br>V¢3(A,B),<br>V¢4 |      |      |      |      |      |      |      |       |      | 15   |      | 250  | ns   | *1                         |
|                                       | During                            | Ηφ1                                   | 10.5 | 14.6 |      | 10.5 | 14.6 |      |      | 6.4   | 10.5 |      | 6.4  | 10.5 | *2   | *2                         |
| Horizontal                            | imaging                           | Ηφ2                                   | 10.5 | 14.6 |      | 10.5 | 14.6 |      |      | 6.4   | 10.5 |      | 6.4  | 10.5 | ns   |                            |
| transfer                              | During                            | Ηφ1                                   |      |      |      |      |      |      |      | 0.001 |      |      |      |      |      |                            |
| clock                                 | parallel-<br>serial<br>conversion | Ηφ2                                   |      |      |      |      |      |      |      | 0.001 |      |      |      |      | μS   |                            |
| Reset gate                            | clock                             | φRG                                   | 6    | 8    |      |      | 25.8 |      |      | 4     |      |      | 3    |      | ns   |                            |
| Substrate                             | clock                             | φSUB                                  | 0.63 | 0.73 |      |      |      |      |      |       | 0.5  |      |      | 0.5  | μS   | When<br>draining<br>charge |

\*1 When vertical transfer clock driver CXD1267AN is used.

| Item                      | Symbol   |      | two  |      | Unit | Remarks |  |
|---------------------------|----------|------|------|------|------|---------|--|
| nem                       | Symbol   | Min. | Тур. | Max. | Unit | Remains |  |
| Horizontal transfer clock | Ηφ1, Ηφ2 | 10.5 | 14.6 |      | ns   |         |  |

#### **Spectral Sensitivity Characteristics**

(excludes lens characteristics and light source characteristics)



## Image Sensor Characteristics

| (Ta         | = | 25°C) |
|-------------|---|-------|
| <b>`</b> .~ |   | ,     |

| Item                 | Symbol | Min. | Тур. | Max. | Unit | Measurement<br>method | Remarks                       |
|----------------------|--------|------|------|------|------|-----------------------|-------------------------------|
| Sensitivity 1        | S1     | 960  | 1200 |      | mV   | 1                     | 1/30s accumulation            |
| Sensitivity 2        | S2     |      | 5500 |      | mV   | 2                     | 1/30s accumulation            |
| Saturation signal    | Vsat   | 800  |      |      | mV   | 3                     | Ta = 60°C                     |
| Smear                | Sm     | -100 | -110 |      | dB   | 4                     |                               |
| Video signal shading | SH     |      |      | 20   | %    | 5                     | Zone 0 and I                  |
|                      | 30     |      |      | 25   | %    | 5                     | Zone 0 to II'                 |
| Dark signal          | Vdt    |      |      | 4    | mV   | 6                     | Ta = 60°C, 1/30s accumulation |
| Dark signal shading  | ∆Vdt   |      |      | 1    | mV   | 7                     | Ta = 60°C, 1/30s accumulation |
| Lag                  | Lag    |      |      | 0.5  | %    | 8                     |                               |

## Zone Definition of Video Signal Shading



#### Measurement System





#### Image Sensor Characteristics Measurement Method

#### **Measurement conditions**

- 1. In the following measurements, the device drive conditions are at the typical values of the bias and clock voltage conditions.
- In the following measurements, spot pixels are excluded and, unless otherwise specified, the optical black level (OB) is used as the reference for the signal output, which is taken as the value measured at point [\*B] of the measurement system.

#### Definition of standard imaging conditions

◆ Standard imaging condition I:

Use a pattern box (luminance: 706 cd/m<sup>2</sup>, color temperature of 3200K halogen source) as a subject. (Pattern for evaluation is not applicable.) Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter and image at F8. The luminous intensity to the sensor receiving surface at this point is defined as the standard sensitivity testing luminous intensity.

- Standard imaging condition II: This indicates the standard imaging condition I with the IR cut filter removed.
- ◆ Standard imaging condition III:

Image a light source (color temperature of 3200K) with a uniformity of brightness within 2% at all angles. Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter. The luminous intensity is adjusted to the value indicated in each testing item by the lens diaphragm.

1. Sensitivity 1

Set to the standard imaging condition I. After setting the electronic shutter mode with a shutter speed of 1/100s, measure the signal output (Vs) at the center of the screen and substitute the value into the following formula.

S = Vs × (100/30) [mV]

2. Sensitivity 2

Set to the standard imaging condition II. After setting the electronic shutter mode with a shutter speed of 1/1000s, measure the signal output (Vs<sub>2</sub>) at the center of the screen and substitute the value into the following formula.

S2 = Vs2 × (1000/30) [mV]

3. Saturation signal

Set to the standard imaging condition III. After adjusting the luminous intensity to 10 times the intensity with the average value of the signal output, 150mV, measure the minimum value of the signal output.

4. Smear

Set to the standard imaging condition III. With the lens diaphragm at F5.6 to F8, first adjust the average value of the signal output to 150mV. After the readout clock is stopped and the charge drain is executed by the electronic shutter at the respective H blankings, measure the maximum value (Vsm [mV]) of the signal output, and substitute the value into the following formula.

Sm =  $20 \times \log \{(Vsm/150) \times (1/500) \times (1/10)\}$  [dB] (1/10V method conversion value)

# SONY

5. Video signal shading

Set to the standard imaging condition III. With the lens diaphragm at F5.6 to F8, adjusting the luminous intensity so that the average value of the signal output is 150mV. Then measure the maximum value (Vmax [mV]) and minimum value (Vmin [mV]) of the signal and substitute the values into the following formula.

$$SH = (Vmax - Vmin)/150 \times 100 [\%]$$

6. Dark signal

Measure the average value of the signal output (Vdt [mV]) with the device ambient temperature of 60°C and the device in the light-obstructed state, using the horizontal idle transfer level as a reference.

7. Dark signal shading

After the measurement item 6, measure the maximum (Vdmax [mV]) and minimum (Vdmin [mV]) values of the dark signal output and substitute the values into the following formula.

$$\Delta Vdt = Vdmax - Vdmin [mV]$$

8. Lag

Adjust the signal output value generated by strobe light to 150mV. After setting the strobe light so that it strobes with the following timing, measure the residual signal (Vlag). Substitute the value into the following formula.



# **Drive Circuit**



**Drive Timing Chart** 

#### **Readout Portion**



Ē

# Drive Timing Chart

# Vertical Sync



# **Drive Timing Chart**

# Horizontal Sync



#### Notes On Handling

1. Static charge prevention

Image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- (1) Either handle bare handed or use non-chargeable gloves, clothes or material. Also use conductive shoes.
- (2) Use a wrist strap when handling directly.
- (3) Install grounded conductive mats on the floor and working table to prevent the generation of static electricity.
- (4) Ionized air is recommended for discharge when handling image sensors.
- (5) For the shipment of mounted boards, use boxes treated for the prevention of static charges.
- 2. Soldering
  - (1) Make sure the temperature of the upper surface of the seal glass resin adhesive portion of the package does not exceed 80°C.
  - (2) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a 30W soldering iron with a ground wire and solder each pin in 2 seconds or less. For repairs and remount, cool sufficiently.
  - (3) To dismount an image sensor, do not use solder suction equipment. When using an electric desoldering tool, use a thermal controller of the zero-cross On/Off type and connect it to ground.
- 3. Protection from dust and dirt

Image sensors are packed and delivered with care taken to protect the element glass surfaces from harmful dust and dirt. Clean glass surfaces with the following operations as required before use.

- (1) Perform all lens assembly and other work in a clean room (class 1000 or less).
- (2) Do not touch the glass surface with hand and make any object contact with it. If dust or other is stuck to a glass surface, blow it off with an air blower. (For dust stuck through static electricity, ionized air is recommended.)
- (3) Clean with a cotton bud and ethyl alcohol if grease stained. Be careful not to scratch the glass.
- (4) Keep in a dedicated case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- (5) When a protective tape is applied before shipping, remove the tape applied for electrostatic protection just before use. Do not reuse the tape.
- 4. Installing (attaching)
  - (1) Remain within the following limits when applying a static load to the package. Do not apply any load more than 0.7mm inside the outer perimeter of the glass portion, and do not apply any load or impact to limited portions. (This may cause cracks in the package.)



- (2) If a load is applied to the entire surface by a hard component, bending stress may be generated and the package may fracture, etc., depending on the flatness of the bottom of the package. Therefore, for installation, use either an elastic load, such as a spring plate, or an adhesive.
- (3) The adhesive may cause the marking on the rear surface to disappear, especially in case the regulated voltage value is indicated on the rear surface. Therefore, the adhesive should not be applied to this area, and indicated values should be transferred to the other locations as a precaution.

# SONY

- (4) The notch of the package is used for directional index, and that can not be used for reference of fixing. In addition, the cover glass and seal resin may overlap with the notch of the package.
- (5) If the lead bend repeatedly and the metal, etc., clash or rub against the package, dust may be generated by the fragments of resin.
- (6) Acrylate anaerobic adhesives are generally used to attach image sensors. In addition, cyanoacrylate instantaneous adhesives are sometimes used jointly with acrylate anaerobic adhesives to hold the image sensor in place until the adhesive completely hardens. (reference)

#### 5. Others

- (1) Do not expose to strong light (sun rays) for long periods, as color filters will be discolored. When high luminance objects are imaged with the exposure level controlled by the electronic iris, the luminance of the image-plane may become excessive and discoloration of the color filters may be accelerated. In such a case, arrangements such as using an automatic iris with the imaging lens or automatically closing the shutter during power-off are advisable. For continuous use under harsh conditions exceeding the normal conditions of use, consult your Sony representative.
- (2) Exposure to high temperature or humidity will affect the characteristics. Accordingly avoid storage or use in such conditions.
- (3) Brown stains may be seen on the bottom or side of the package. But this does not affect the characteristics.
- (4) This package has 2 kinds of internal structure. However, their package outline, optical size, and strength are the same.
- (5) This image sensor has sensitivity in the near infrared area. Its focus may not match in the same condition under visible light/near infrared light because of aberration. Incident light component of long wavelength which transmits the silicon substrate may have bad influence upon image.





Cross section of lead frame

The cross section of lead frame can be seen on the side of the package for structure A.

